boards: st: stm32h745i_disco: Use PLL2Q as FDCAN clock source
With this configuration of the device tree, we use 80 MHz as
a FDCAN bus clock. This configuration allows to pass the tests.
Signed-off-by:
Tomáš Juřena <jurenatomas@gmail.com>
Loading
Please sign in to comment