Skip to content
Commit ac733b1a authored by Fabrice DJIATSA's avatar Fabrice DJIATSA Committed by Anas Nashif
Browse files

boards: st: nucleo_u385rg_q: update clock domain source for rng



Several tests failed due to a low clock frequency for
the RNG peripheral.
Increase the RNG clock frequency by providing MSIK with
96 MHz as the domain source.

Signed-off-by: default avatarFabrice DJIATSA <fabrice.djiatsa-ext@st.com>
parent 8e70b5ad
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please to comment