Skip to content
Commit 36ddd475 authored by Erwin Rol's avatar Erwin Rol Committed by Kumar Gala
Browse files

board: olimex_stm32_e407: fix default 48MHz clock divisor



The previously used default value of 4 for the PPL_Q_DIVISOR results
in a frequency of 84MHz which is outside the acceptable range
of 47.88MHz to 48.12MHz.

The new value of 7 results in exactly 48MHz.

Signed-off-by: default avatarErwin Rol <erwin@erwinrol.com>
parent d7c32cfc
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please to comment