Skip to content
Commit dca9c2b1 authored by Francois Ramu's avatar Francois Ramu Committed by Fabio Baltieri
Browse files

drivers: adc: stm32f3 adc driver set common clock to HCLK



Set the synchronous clock mode to HCLK/1 (DIV1) or HCLK/2 (DIV2)
Both are valid common clock setting values.
The HCLK/1 (DIV1) is possible only if the ahb-prescaler = <1>
in the RCC_CFGR (see DTS).

Signed-off-by: default avatarFrancois Ramu <francois.ramu@st.com>
parent a0a124c5
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please to comment